

# LED display control drive IC

#### **1** Overview

DP32129 is a serial decoding common cathode driver chip specially designed for LED scanning screen. It integrates 8-channel NMOS Row switch circuit, supports arbitrary scanning, and has the functions of high-performance shadow elimination self-adaptation, led lamp bead short circuit and LED lamp opening circuit string light processing. DP32129 can completely replace the original 3-8 decoder (74HC138) circuit of LED module, more effectively simplify the complexity of LED module PCB wiring, thereby improving the overall image effect of the display screen.

#### 2 Features

- Working voltage 3.5V~5.5V
- Supports arbitrary scanning
- Integrate 8-channel NMOS
  - OUT\_MAX = 2.5A @ VDD = 5.0V
  - RON=90mΩ@VDD=5.0V&IOUT=1.0A
- Max power consumption < 600 MW @ VDD = 5.0V
- Integrate shadow elimination self-adaptation function, effectively eliminating Row shadow
- Configure the blanking voltage through the

### 4 Circuit schematic diagram

4.1 Input and Output Equivalent Circuit

SDI,LATCH,SCK Input terminals





DOUT Output

OUT0~7 Output terminals



#### 2025/3/27

DP32129\_REV1.3\_CN

www.depuw.com

1

The contents are confidential. Without consent, any organization or individual is prohibited from copying and dissemination in any form!

register to adapt more complex environments

- Improve LED cross-hair phenomenon of display caused by LED lamp open circuit
- Simplify the complexity of LED module PCB wiring
- Encapsulation: SOP16
- High ESD level

## 3 Application field

- High refresh rate LED video display
- Full- color LED display
- High-density and small-spacing LED panel display



# 4.2 Internal Circuit Block Diagram



www.depuw.com



#### Contents

| 1 Overview                                                                | 1  |
|---------------------------------------------------------------------------|----|
| 2 Features                                                                | 1  |
| 3 Application field                                                       | 1  |
| 4 Circuit schematic diagram                                               | 1  |
| 4.1 Input and Output Equivalent Circuit                                   | 1  |
| 4.2 Internal Circuit Block Diagram                                        | 2  |
| 5 Product Description                                                     | 5  |
| 6 Proposed Application Circuit                                            |    |
| 7 Parameter list                                                          | 7  |
| 7.1 Maximum limit parameter                                               | 7  |
| 7.2 Recommended Work Scope                                                | 8  |
| 7.3 DC Electrical Characteristics (VDD=5.0V)                              | 8  |
| 7.4 Dynamic Property (Without special instructions, VDD=3.5V~5V, Ta=25°C) | 9  |
| 8 Timing waveform                                                         | 9  |
| 9 Row switch Control and blanking Time                                    | 10 |
| 10 Configure register                                                     | 11 |
| 11 Package Dimensions                                                     | 13 |
| 12 Official Announcement                                                  | 14 |



#### **Revision History**

| Version | Date<br>modified | Reviser | Revised contents                                                                           |
|---------|------------------|---------|--------------------------------------------------------------------------------------------|
| V1.0    | 2023.08          | WM      | 1.Initial Version                                                                          |
| V1.1    | 2024.03          | LXZ     | 1.Fix pin naming of application block diagram                                              |
| V1.2    | 2024.06          | WM      | <ul><li>1.Fix Timing constraints</li><li>2.Fix default value of blanking voltage</li></ul> |
| V1.3    | 2025.03          | WM      | 1. Fix Row switch Control                                                                  |
| Qê      | lope             | Mich    | selectronics                                                                               |

2025/3/27 www.depuw.com DP32129\_REV1.3\_CN The contents are confidential. Without consent, any organization or individual is prohibited from copying and dissemination in any form!



### **5 Product Description**

PIN Definition



SOP16 Pin definition diagram

#### • PIN Description

| SOP16 PIN No. | PIN Name  | PIN Description    |
|---------------|-----------|--------------------|
| 1             | VDD       | Power input        |
| 2             | SDI       | Data input         |
| 3             | LATCH     | Data latch signal  |
| 4             | SCK       | Data clock signal  |
| 5~8, 13~16    | OUT0~OUT7 | Output             |
| 9             | GND       | Power ground       |
| 10            | DOUT      | Serial Data Output |
| 11, 12        | NC        | Empty PIN          |
| 10            | DOUT      | Serial Data Output |

#### • Package Information

| Product Name | Encapsulation style | Packing style  | Quantity/ tray | Moisture sensitivity grade |
|--------------|---------------------|----------------|----------------|----------------------------|
| DP32129      | SOP16               | Tape packaging | 4000           | MSL=3                      |

Product marking



DP32129 is the product Name;

XXXXXX represents the product batch number ;

#### 2025/3/27

www.depuw.com

5

DP32129\_REV1.3\_CN



# **6 Proposed Application Circuit**

The LED scanning screen is widely used in indoor display screen to reduce the cost, but the parasitic capacitance of the LED anode will instantaneously generate a discharge path when scanning, resulting in the smear phenomenon of the display screen; The user can use the DP32129 with the discharge circuit function and refer to the recommended application circuit of the scanning screen as shown in the figure below, and use the constant current driver chip DP3269S with the built-in pre-charging function, so that the upper and lower smears can be completely eliminated. Because DP32129 is an 8-channel output integrated power chip, in order to avoid excessive heat accumulation, it is recommended to use the display screen with more than 16 scans, and pay attention to the temperature condition when using.



www.depuw.com



#### 7 Parameter list

#### 7.1 Maximum limit parameter

| Project                              | Symbol   | Rated value  | Unit |
|--------------------------------------|----------|--------------|------|
| Power supply voltage                 | Vcc      | 0~6.0        | V    |
| Input Voltage                        | VIN      | -0.4~Vdd+0.4 | V    |
| Continuous working output current    | lo       | -2.5         | А    |
| Instantaneous maximum output current | Iout_max | -3.5         | А    |
| Power Loss                           | PD       | <600         | mW   |
| Package thermal resistance           | Rth(j-a) | 80           | °C/W |
| Operating temperature                | Topr     | -40~85       | °C   |
| Storage Temperature                  | Tstg     | -40~150      | °C   |
| Human body model (HBM)               | Vesd     | ≥8           | KV   |

• All the voltage value setting based on Chip ground port (GND) as reference, the test temperature of the maximum limit parameter is 25°C;

- Application exceed the above specified value, may cause permanent damage to components, extending the operating life under absolute maximum conditions may reduce the reliability of the components. These are only part of the specified values, and do not support the functional operation of other conditions beyond the specification;
- SMD components, soldering peak temperature must be lower than 260°C, temperature curve as standard J-STD-020, and factory decides by itself, take the reference by actual situation and solder paste manufacture' s suggestion;

Jevelope

www.depuw.com



#### 7.2 Recommended Work Scope

| Project                           | Symbols | Conditions             | Min value | Standard<br>value | Max<br>value | Unit |
|-----------------------------------|---------|------------------------|-----------|-------------------|--------------|------|
| Power supply<br>voltage           | Vcc     | -                      | 3.5       | 5.0               | 5.5          | V    |
| Output terminal<br>voltage (DOUT) | Vdout   | -                      | 0.7       | -                 | Vdd          | v    |
| Output terminal                   | Іон     | Vон =Vdd -0.5V         | -         | -16               |              | mA   |
| current (DOUT)                    | lol     | Vol =0.5V              | -         | 20                | -            |      |
| Input voltage                     | Vін     | Vdd=3.3V~5.5V          | 0.7 Vdd   | 5                 | Vdd          | V    |
| (SDI,LATCH,SCK)                   | VIL     | ۷ <b>۵.۵</b> ~۷۵.۵–۵۵۷ | 0         | -                 | 0.3Vdd       | V    |

# 7.3 DC Electrical Characteristics (VDD=5.0V)

| Pro <u>.</u> | ject                          | Symbols      | Conditions                                 | Min value | Standard<br>value | Max<br>value | Unit |
|--------------|-------------------------------|--------------|--------------------------------------------|-----------|-------------------|--------------|------|
|              | ver supply<br>age             | Vdd          |                                            | 3.0       | 5.0               | 5.5          | V    |
|              | erminal<br>rent               | Idd_off      | All output are set low                     | -         | 400               | -            | uA   |
|              | pening<br>age                 | VGS(th)      | V <sub>DS</sub> =VGS,I <sub>D</sub> =250uA | -         | -0.7              | -0.9         | v    |
| condu        | lrain pole<br>uction<br>tance | RDS(on)[1:7] | Vgs=-5.0V, lout=-1.0A                      | _         | 90                | -            | mΩ   |
| Input        | High<br>level                 | Vін          | logic level voltage                        | 0.7 Vdd   | -                 | Vdd          |      |
| voltage      | Low level                     | Vil          |                                            | 0         | -                 | 0.3 Vdd      | V    |

www.depuw.com



#### **7.4 Dynamic Property** (Without special instructions, VDD=3.5V<sup>5</sup>V, Ta=25<sup>c</sup>)

| Project            | Symbols          | Test conditions     | Min value | Standard<br>value | Max<br>value | Unit |
|--------------------|------------------|---------------------|-----------|-------------------|--------------|------|
| Output rise delay  | t <sub>PLH</sub> |                     | -         | 50                | -            | ns   |
| Output drop delay  | t <sub>pHL</sub> |                     | -         | 100               |              | ns   |
| Output rising edge | t <sub>r</sub>   | VDD=5.0V<br>CL=12pF | -         | 60                | -            | ns   |
| Output drop edge   | t <sub>f</sub>   |                     | -         | 400               | -            | ns   |
| Setup time         | t <sub>st</sub>  |                     | 60        | -                 | -            | ns   |
| Hold time          | t <sub>hd</sub>  |                     | 60        | -                 | -            | ns   |

# 8 Timing waveform



2025/3/27

www.depuw.com

9

DP32129\_REV1.3\_CN



# 9 Row switch Control and blanking Time

DP32129 is a common cathode display serial decoder line tube driver, where each Row Switch is fixed to send 1 LATCH, and the channel output is high effective; the input data SDI to the output data DOUT is fixed to be at the rising edge interval of 8 SCK.

| Symbols | Description                               | Min value | Max value |
|---------|-------------------------------------------|-----------|-----------|
| Tshadow | Equal to LATCH signal high<br>level width | 500ns     | :-3       |
| Tsetup  | Setup time                                | 60ns      |           |
| Thold   | Hold time                                 | 60ns      | <u> </u>  |



Interlaced scanning configuration waveform

#### 2025/3/27 DP32129 REV1.3 CN

www.depuw.com



Number of rows =6 as an example:

Send 6 SCK impulses, only one SCK rising edge samples to SDI high level, others SCK rising edge is sampled to SDI low level, The time from the back to the front is recorded as the first, the second..6th SCK rising edge.If the NTH SCK rising edge is sampled to the SDI high level, Step 2 enable the display of the NTH channel.

LATCH -

Configure waveform for any scan

# **10 Configure register**

DP32129 Built in 4bit register:

| BIT | Name       | Default | Description                                                                                                                                                   |                                                                                                                                          |                                                                                                                                                                                                                                   |  |  |  |
|-----|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 3   | VR_UP[2]   | 1′ b1   | Pull up the erasing circuit re<br>VR_UP[2:0]                                                                                                                  | ference potential configuratio                                                                                                           | on register ,the highest bit in                                                                                                                                                                                                   |  |  |  |
| 2   | reserved   | 1′ b0   | reserved                                                                                                                                                      | reserved                                                                                                                                 |                                                                                                                                                                                                                                   |  |  |  |
| 1:0 | VR_UP[1:0] | 2' b10  | Pull up the cancellation circle<br>can be set to (Vdd=5V)-<br>0000: Vdd*7/20 =1.75V<br>0001: Vdd*8/20 =2.0V<br>0010: Vdd*9/20 =2.25V<br>0011: Vdd*10/20 =2.5V | uit reference potential accordi<br>1000 : Vdd*11/20 =2.75V<br>1001 : Vdd*12/20 =3.0V<br>1010: Vdd*13/20 =3.25V<br>1011 : Vdd*15/20 =3.5V | ng to the register, VR_UP[2:0]<br>Default 2.75V<br>Data pin matching:<br>SDI corresponds to c signal<br>of 3-8 decoding;<br>LATCH corresponds to A<br>signal of 3-8 decoding ;<br>SCK corresponds to B signal<br>of 3-8 decoding; |  |  |  |

| Symbol  | ol Description Minimum value |      | Maximum value |
|---------|------------------------------|------|---------------|
| Tsetup1 | Setup time                   | 60ns | -             |
| Thold1  | Hold time                    | 60ns | -             |

2025/3/27 DP32129 REV1.3 CN www.depuw.com



#### **Configuration Register mode:**

2025/3/27

Register configuration is completed by two signals, SCK and LATCH, the configuration waveform is divided into three steps as shown below:

(1)LATCH sends four dummy CLK pulses, and the chip enters register configuration after receiving them. (2)LATCH continues to send 8 CLK pulses, and the value of the sampled SCK of the NTH LATCH pulse is stored in the NTH bit of the register ( $N=1\sim8$ ).

(3)LATCH continues to send one CLK pulse, which the chip receives and exits the register configuration state.



www.depuw.com



# **11** Package Dimensions

2025/3/27



www.depuw.com



### **12 Official Announcement**

Division I will ensure the accuracy and reliability of the product specification document, but we reserve the right to independently modify the content of the specification document without prior notice to the customer. Before placing an order, customers should contact us to obtain the latest relevant information and verify that this information is complete and up-to-date. All product sales are subject to the sales terms and conditions provided by our company at the time of order confirmation.

Division I will periodically update the content of this document. Actual product parameters may vary due to differences in models or other factors. This document does not serve as any express or implied guarantee or authorization.

The product specification does not include any authorization for the intellectual property owned by our company or any third party. With respect to the information contained in this product specification, we make no explicit or implied warranties, including but not limited to the accuracy of the specification, its fitness for commercial use, suitability for specific purposes, or non-infringement of our company's or any third party's intellectual property. We also do not assume any responsibility for any incidental or consequential losses related to this specification document and its use.

We do not assume any obligations regarding application assistance or customer product design. Customers are responsible for their own use of our company's products and applications. In order to minimize risks associated with customer products and applications, customers should provide thorough design and operational safety validation.

The reproduction, transmission or use of this document or its contents is not permitted without express written authority. Once discovered, the company will pursue its legal responsibility according to law and compensate for all losses caused to the company.

Please note that the product is used within the conditions described in this document, paying particular attention to the absolute maximum rating, operating voltage range, and electrical characteristics. The Company shall not be liable for any damage caused by malfunctions, accidents, etc. caused by the use of the product outside the conditions stated in this document.

Division I has been committed to improving the quality and reliability of products, but all semiconductor products have a certain probability of failure, which may lead to some personal accidents, fire accidents, etc.When designing products, pay full attention to redundancy design and adopt safety indicators, so as to avoid accidents.

When using our chips to produce products, Division I shall not be liable for any patent dispute arising from the use of the chip in the product, the specification of the product, or the country of import, etc., in the event of a patent dispute over the products including the chip.

DP32129 REV1.3 CN

www.depuw.com