

1

N-Channel Enhancement Mode Field Effect Transistor

#### **FEATURES**



2022/10/26

www.depuw.com

DP9926\_REV1.2\_CN



#### **N-Channel Enhancement Mode Field Effect Transistor**

# ABSOLUTE MAXIMUM RATINGS (TA=25°C unless otherwise noted)

| Parameter                                        | Symbol                            | Limit      | Unit |
|--------------------------------------------------|-----------------------------------|------------|------|
| Drain-Source Voltage                             | V <sub>DS</sub>                   | 20         | V    |
| Gate-Source Voltage                              | V <sub>GS</sub>                   | ±12        | V    |
| Drain Current-Continuous @ TJ=25°C               | Ι <sub>D</sub>                    | 6          | A    |
| Pulsed <sup>b</sup>                              | I <sub>DM</sub>                   | 20         | А    |
| Drain-Sourse Diode Forward Current <sup>a</sup>  | ۱ <sub>S</sub>                    | 1.7        | А    |
| Maximum Power Dissipation <sup>a</sup>           | P <sub>D</sub>                    | 2.5        | W    |
| Operating Junction and Storage Temperature Range | T <sub>J</sub> , T <sub>STG</sub> | -55 To 150 | °C   |

### THERMAL CHARACTERISTIC

| Parameter                                 | Symbol           | Limit | Unit |
|-------------------------------------------|------------------|-------|------|
| Thermal rResistance,Junction-to-Ambient * | R <sub>əja</sub> | 80    | °C/W |

# ELECTRICAL CHARACTERISTICS (TA=25°Cunless otherwise noted)

| Parameter                       | Symbol              | Condition                                  | Min | Тур | Max  | Unit |
|---------------------------------|---------------------|--------------------------------------------|-----|-----|------|------|
| Off Characteristics             |                     |                                            |     |     |      |      |
| Drain-Source Breakdown Voltage  | BV <sub>DSS</sub>   | $V_{GS}$ =0V $I_{D}$ =-250 $\mu$ A         | 20  | -   | -    | V    |
| Zero Gate Voltage Drain Current | I <sub>DSS</sub>    | $V_{DS}$ =-16V $V_{GS}$ =0V                | -   | -   | 1    | μA   |
| Gate-Body Leakage Current       | I <sub>GSS</sub>    | $V_{GS}=\pm 8V, V_{DS}=0V$                 | -   | -   | ±100 | nA   |
| On Characteristics              |                     |                                            |     |     | ·    |      |
| Gate Threshold Voltage          | $V_{\text{GS(th)}}$ | $V_{DS} = V_{GS}$ , $I_D = -250 \mu A$     | 0.5 | 0.8 | 1.5  | V    |
| Drain-Source On-State           | R <sub>DS(ON)</sub> | V <sub>GS</sub> =-4.5V, I <sub>D</sub> =6A | -   | 22  | 25   | mΩ   |

2022/10/26

www.depuw.com

DP9926\_REV1.2\_CN



### **DP9926**

#### **N-Channel Enhancement Mode Field Effect Transistor**

| Resistance                             |                     | V <sub>GS</sub> =2.5V, I <sub>D</sub> =2.8A             | -            | 35    | 38   |    |
|----------------------------------------|---------------------|---------------------------------------------------------|--------------|-------|------|----|
| Forward Transconductance               | <b>g</b> fs         | V <sub>GS</sub> =5V,ID=5A                               | -            | 5     | -    | S  |
| Dynamic Characteristics                |                     | 1                                                       | 1            | I     | 11   |    |
| Input Capacitance                      | C <sub>lss</sub>    | N 101/                                                  | -            | 608   | -    |    |
| Output Capacitance                     | C <sub>oss</sub>    | V <sub>DS</sub> =-10V,<br>V <sub>GS</sub> =0V, F=1.0MHz | -            | 115   | 5.5  | pF |
| Reverse Transfer Capacitance           | C <sub>rss</sub>    |                                                         | -            | 86    |      |    |
| Switching Characteristics <sup>b</sup> |                     |                                                         |              | . 20  |      |    |
| Turn-on Delay Time                     | t <sub>d(on)</sub>  | V <sub>DD</sub> =10V,                                   | -            | 10    | -    | nS |
| Turn-on Rise Time                      | t <sub>r</sub>      | I <sub>D</sub> =6A                                      | <u>(</u> -0) | 14    | -    | nS |
| Turn-Off Delay Time                    | t <sub>d(off)</sub> | $V_{GS}$ =-4.5V, $R_{GEN}$ =10 $\Omega$ ,               |              | 39    | -    | nS |
| Turn-Off Fall Time                     | t <sub>f</sub>      | R <sub>L</sub> =10Ω                                     | - (          | 26    | -    | nS |
| Total Gate Charge                      | Qg                  | V <sub>DD</sub> =10V,                                   | -            | 9.2   | -    | nC |
| Gate-Source Charge                     | Q <sub>gs</sub>     | I <sub>D</sub> =-1A,                                    | -            | 1.6   | -    | nC |
| Gate-Drain Charge                      | Q <sub>gd</sub>     | V <sub>GS</sub> =4.5V                                   | -            | 2.6   | -    | nC |
| Drain-Source Diode Characteris         | tics                | elle                                                    |              |       |      |    |
| Diode Forward Voltage                  | V <sub>SD</sub>     | V <sub>GS</sub> =0V,I <sub>S</sub> =-1.7A               | -            | 0.848 | -1.3 | V  |
| Note:                                  |                     | ,                                                       |              | 1     |      |    |

Note:

- a. Surface mounted on FR4 Board,t≤10sec
- b. Pulse Test:Pulse Width≤300Us,Duty Cycle≤2%
- c. Guaranteed by design, not subject to production testing.



**N-Channel Enhancement Mode Field Effect Transistor** 

### CHARACTERIZATION PLOTS



2022/10/26

www.depuw.com

### **DP9926**



#### **N-Channel Enhancement Mode Field Effect Transistor**



www.depuw.com



N-Channel Enhancement Mode Field Effect Transistor

# **PACKAGE OUTLINE**



| 6 miles |       | imensions in Millimeters |       |  |  |
|---------|-------|--------------------------|-------|--|--|
| Symbol  | Min   | Nom                      | Max   |  |  |
| A       | 1.45  | 1.55                     | 1.65  |  |  |
| A1      | 0.10  | 0.15                     | 0.20  |  |  |
| A2      | 1.353 | 1.40                     | 1.453 |  |  |
| A3      | 0.55  | 0.60                     | 0.65  |  |  |
| b       | 0.38  | -                        | 0.51  |  |  |
| b1      | 0.37  | 0.42                     | 0.47  |  |  |
| 0       | 0.17  | -                        | 0.25  |  |  |
| c1      | 0.17  | 0.20                     | 0.23  |  |  |
| D       | 4.85  | 4.90                     | 4.95  |  |  |
| E       | 5.85  | 600                      | 6.15  |  |  |
| E1      | 3.85  | 3.90                     | 3.95  |  |  |
| e       | 1.245 | 1.27                     | 1.295 |  |  |
| L       | 0.45  | 0.60                     | 0.75  |  |  |
| L1      | -     | 1.050REF                 | -     |  |  |
| L2      | -     | 0.250BSC                 | -     |  |  |
| 01-04   |       | 12° REF                  |       |  |  |
| h       |       | 0.40REF                  |       |  |  |
| R       |       | 0.15° REF                |       |  |  |
| R1      |       | 0.15° REF                |       |  |  |

2022/10/26

www.depuw.com

DP9926\_REV1.2\_CN



7

#### **N-Channel Enhancement Mode Field Effect Transistor**

### OFFICIAL ANNOUNCEMENT

Division I will ensure the accuracy and reliability of the product specification document, but we reserve the right to independently modify the content of the specification document without prior notice to the customer. Before placing an order, customers should contact us to obtain the latest relevant information and verify that this information is complete and up-to-date. All product sales are subject to the sales terms and conditions provided by our company at the time of order confirmation.

Division I will periodically update the content of this document. Actual product parameters may vary due to differences in models or other factors. This document does not serve as any express or implied guarantee or authorization.

The product specification does not include any authorization for the intellectual property owned by our company or any third party. With respect to the information contained in this product specification, we make no explicit or implied warranties, including but not limited to the accuracy of the specification, its fitness for commercial use, suitability for specific purposes, or non-infringement of our company's or any third party's intellectual property. We also do not assume any responsibility for any incidental or consequential losses related to this specification document and its use.

We do not assume any obligations regarding application assistance or customer product design. Customers are responsible for their own use of our company's products and applications. In order to minimize risks associated with customer products and applications, customers should provide thorough design and operational safety validation.

The reproduction, transmission or use of this document or its contents is not permitted without express written authority. Once discovered, the company will pursue its legal responsibility according to law and compensate for all losses caused to the company.

Please note that the product is used within the conditions described in this document, paying particular attention to the absolute maximum rating, operating voltage range, and electrical characteristics. The Company shall not be liable for any damage caused by malfunctions, accidents, etc. caused by the use of the product outside the conditions stated in this document.

Division I has been committed to improving the quality and reliability of products, but all semiconductor products have a certain probability of failure, which may lead to some personal accidents, fire accidents, etc.When designing products, pay full attention to redundancy design and adopt safety indicators, so as to avoid accidents.

When using our chips to produce products, Division I shall not be liable for any patent dispute arising from the use of the chip in the product, the specification of the product, or the country of import, etc., in the event of a patent dispute over the products including the chip.

2022/10/26

www.depuw.com